Impact of heterogeneous gate dielectric on DC, RF and circuit-level performance of source-pocket engineered Ge/Si heterojunction vertical TFET

Show simple item record

dc.contributor.author Tripathi, M.R.
dc.contributor.author Singh, A.K.
dc.contributor.author Samad, A.
dc.contributor.author Singh, P.K.
dc.contributor.author Baral, K.
dc.contributor.author Jit, S.
dc.date.accessioned 2020-11-23T06:04:07Z
dc.date.available 2020-11-23T06:04:07Z
dc.date.issued 2020-10
dc.identifier.issn 02681242
dc.identifier.uri http://localhost:8080/xmlui/handle/123456789/966
dc.description.abstract This paper reports the DC, RF and circuit-level performance analysis of short-channel Ge/Si based source-pocket engineered (SPE) vertical heterojunction tunnel field effect transistors (Ge/Si SPE-V-HTFETs) with and without a heterogeneous gate dielectric (HGD) structure for the first time. The DC performance parameters in terms of ION/IOFF and subthreshold swing (SS) are investigated for the proposed V-HTFETs. The average SS for the proposed V-HTFET with an HGD is found to be as low as 20 mV dec−1 compared to V-HTFET without any HGD (26 mV dec−1) at VDS = 0.5 V. The proposed Ge/Si SPE-V-HTFET with an HGD possesses higher cut-off frequency of 502 GHz and maximum frequency of oscillation of 2.33 THz at VDS = 0.5 V over the Ge/Si SPE-V-HTFET without any HGD which possesses cut-off frequency of 273 GHz and maximum frequency of oscillation of 1.47 THz. The proposed Ge/Si SPE-V-HTFET with and without an HGD have then been used for designing a basic current mirror circuit. Device-level study has been carried out using SILVACO ATLASTM TCAD simulator while the circuit-level investigation has been performed using the look up table based Verilog-A models in the CADENCE Virtuoso tool. The performances of the Ge/Si SPE-V-HTFET with HGD based current mirror circuit is observed to be better than the corresponding current mirror circuit designed by Ge/Si SPE-V-HTFET without any HGD. © 2020 IOP Publishing Ltd en_US
dc.language.iso en_US en_US
dc.publisher IOP Publishing Ltd en_US
dc.relation.ispartofseries Semiconductor Science and Technology;Vol. 35 Issue 10
dc.subject tunnel field effect transistor en_US
dc.subject heterojunction en_US
dc.subject subthreshold swing en_US
dc.subject source pocket en_US
dc.subject heterogeneous gate dielectric en_US
dc.subject current mirror en_US
dc.title Impact of heterogeneous gate dielectric on DC, RF and circuit-level performance of source-pocket engineered Ge/Si heterojunction vertical TFET en_US
dc.type Article en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search in IDR


Advanced Search

Browse

My Account