

- -

#### 6.1 Introduction

Stannic oxide (SnO<sub>2</sub>) is a popular n-type oxide semiconductor with high carrier mobility.[118, 208] Besides, in some cases tin oxide shows its p-type or ambipolar semiconducting behavior.[209-211] Particularly thin film transistor with SnO phase shows very good p-channel behavior.[212, 213] However, incorporation of Li-ion can alter its electrical conductivity rapidly.[214] In lower doping levels, it increases its electrical conductivity.[215] However, when the ratio of Li and Sn becomes 2:1, it forms lithium stannate (Li<sub>2</sub>SnO<sub>3</sub>) compound, which is a good electronics insulator with high ionic conductivity. [216] This  $Li_2SnO_3$  is one of the most popular solid state electrolyte materials due to its higher Li content and Li-ion conductivity with good thermodynamic stability.[217] Because of these reasons, Li<sub>2</sub>SnO<sub>3</sub> has been highlighted as one of the most promising Li-ion battery electrode materials. [218] Besides, Li<sub>2</sub>SnO<sub>3</sub> can be employed as a nuclear fusion reactor breeding material as well as a microwave dielectric material.[219] Due to the high ionic conductivity and low electronic conductivity of Li<sub>2</sub>SnO<sub>3</sub>, this material is capable to construct a high capacitive film that can be used as a gate dielectric material of a low voltage thin film transistor (TFT). Besides, low DC conductivity, high breakdown voltage are also important requirements for the use of gate dielectric in TFTs. Until now, a number of inorganic oxide materials including Al<sub>2</sub>O<sub>3</sub>,[220] ZrO<sub>2</sub>,[221, 222] HfOx [223] and polymer materials[224] have been employed to make TFTs with a low operating voltage. Besides, Al<sub>2</sub>O<sub>3</sub>-based ionic oxide shows great promise for this application.[42, 225-227]Instead of showing very high performance of these dielectrics for TFT fabrication, high processing temperature is one key limitation for using them for flexible substrates.

In this work, we have deposited a thin film of  $Li_2SnO_3$  by sol-gel method, which shows a very high value of areal capacitance with high breakdown voltage and low leakage current. Besides, breakdown voltage of this film is also quite high which can be an appropriate choice as gate insulator of a low voltage TFT. A SnO<sub>2</sub> TFT was fabricated over a heavily doped silicon (p<sup>++</sup>-Si) substrate by a spin coating method to determine its performance as a gate insulator. From that study, it has been observed that SnO<sub>2</sub> TFT with  $Li_2SnO_3$  gate dielectric shows a good n-channel TFT behavior that operates within 3 V. However, on/off ratio of this device is quite poor. This TFT performance was further improved by an additional TiO<sub>2</sub> thin film. Boosting of device performance by using a multilayer high-k staked dielectric and multicomponent high-k dielectric have been reported earlier.[228, 229] The mechanism of the improvement of this TFT performance due to the additional TiO<sub>2</sub> layer has been discussed in detail.

#### 6.2 Thin film device fabrication

All metal oxide TFTs were fabricated with a bottom-gated and top-contact geometry over 15 mm x 15 mm heavily p doped Si ( $p^{++}$ –Si) substrate that serve as a gate electrode. Two types of transistors were made-up using Li<sub>2</sub>SnO<sub>3</sub> and Li<sub>2</sub>SnO<sub>3</sub>/TiO<sub>2</sub> dielectrics called Device 1 and Device 2 (**figure-6.1**) respectively. At the beginning, substrates were washed in a soap solution, DI water, acetone and isopropanol in successive steps as mentioned in our previous work [42, 117, 153, 154, 230]. Thereafter to eliminate the leftover hydrocarbons from the substrate's surface and to make them compatible for solution deposition, all those wet cleaned substrates were then dry cleaned with oxygen plasma for 10 minutes. The filtered precursor solution of Li<sub>2</sub>SnO<sub>3</sub> has been spin coated over a clean p<sup>++</sup>-Si substrate with a spinning speed of 4000 rpm for 1 minute followed by a drying process at 90°C hotplate to remove the solvent. After that, those samples were annealed at 350°C for 30 minutes in a high temperature furnace. To reach the desired thickness of gate dielectric, this process was continued for 2 more times. In the final step of dielectric deposition, samples were annealed at 500°C to get a polycrystalline film of Li<sub>2</sub>SnO<sub>3</sub>. For TiO<sub>2</sub>/Li<sub>2</sub>SnO<sub>3</sub> bi-layer dielectric, TiO<sub>2</sub> thin film was deposited before Li<sub>2</sub>SnO<sub>3</sub> deposition. For that deposition, a precursor solution of TiO<sub>2</sub> (titanium butoxide, 300 mM) has been spin casted in a similar way and was kept at 500°C for 30 minutes to get polycrystalline thin film of TiO<sub>2</sub>. Thereafter, the Li<sub>2</sub>SnO<sub>3</sub> dielectric was coated over the TiO<sub>2</sub> film under the same condition. Then, these bi-layer (TiO<sub>2</sub>/Li<sub>2</sub>SnO<sub>3</sub>) dielectric thin films were left inside a high temperature furnace for 30 minutes at 500°C to obtain a compact bilayer polycrystalline thin film. To deposit SnO<sub>2</sub> film, a filtered precursor solution of SnCl<sub>2</sub> (300mM) has been spin casted (4000 rpm/30 seconds) over the dielectric thin film (Li<sub>2</sub>SnO<sub>3</sub> or TiO<sub>2</sub>/Li<sub>2</sub>SnO<sub>3</sub>) and subsequent drying processed on 90°C hotplate. Then these samples were transferred to a 500°C furnace for the final annealing process that was capable of obtaining the polycrystalline phase of SnO<sub>2</sub> thin film. Finally, thermally evaporated aluminum source-drain electrodes (100 nm) have been deposited through a shadow-mask method, resulting in the TFTs device with a 'width to channel length' ratio of 118 (W/L = 23.6/0.2 mm). Two thin film devices with a 'metal insulator metal (MIM)' device structure were synthesized under the similar ways which were followed for TFT fabrication to evaluate the capacitance and insulating behaviour of Li<sub>2</sub>SnO<sub>3</sub> material. This Metal-Insulator-Metal (MIM) device for single and bi-layer dielectric thin films are p<sup>++</sup>-Si/ Li<sub>2</sub>SnO<sub>3</sub>/Al and p<sup>++</sup>-Si/ TiO<sub>2</sub>/Li<sub>2</sub>SnO<sub>3</sub>/Al respectively that are shown in **figure 6.1c**) and **d**) respectively. Similar devices except the top Al electrode were fabricated for X-ray diffraction and AFM studies.



**Figure 6.1:** Device architectures of a) device-1 (without  $TiO_2$  gate interface), and b) device-2 (with  $TiO_2$  gate interface), c) MIM structure of device-1, d) MIM structure of device-2.

# 6.3 Result and discussion

# 6.3.1 Thermal analysis

To measure the crystallization temperature of Li<sub>2</sub>SnO<sub>3</sub> dielectric, Thermogravimetric Analysis (TGA) and differential thermal analysis (DTA) were studied simultaneously. These investigations were performed with a powder precursor sample at a heating rate of 20°C/minute under N2 atmosphere. **Figure 6.2** shows the l behavior of the sample under the thermal conditions. This data shows the 20% weight loss of the

sample within140°C, which is attributed to the moisture evaporation and physically adsorbed water. A corresponding exothermic peak at 140°C is present in the DTA curve. Around 6% weight loss has been detected in the temperature range of 300°C to 400°C which is associated with the decomposition of hydroxyl groups of the sample. In the temperature range of 400°C-600°C, no substantial weight loss was recorded. An exothermic peak was seen about 600°C, which is connected with the crystallization of Li<sub>2</sub>SnO<sub>3</sub> powder. Based on this DTA/TGA data, 500°C annealing temperature was assigned to get the crystallized phase of Li<sub>2</sub>SnO<sub>3</sub> dielectric film.



Figure 6.2: TGA and DTA graph of Li<sub>2</sub>SnO<sub>3</sub> powder

## 6.3.2 Structural analysis

Grazing incidence X-ray diffraction (GIXRD) measurements were performed to determine the crystalline phase of metal-oxide thin films. **Figure 6.3a**) shows the GIXRD data of TiO<sub>2</sub> thin films, indicating its good crystalline phase with intense reflection from (101), (200), (211). The GIXRD data of SnO<sub>2</sub> shows the reflection form (110), (101), (111) and (211) reflections (**figure 6.3b**), which implies its crystalline

phase. The GIXRD data of  $Li_2SnO_3$  (figure 6.3c) confirm the diffraction peaks at 26.6, 33.7 and 48.5 correspond to the reflection planes of (022), (023) and (043) respectively. The TiO<sub>2</sub>/Li<sub>2</sub>SnO<sub>3</sub> bi-layer stacked dielectric shows the same set of data as single layer Li<sub>2</sub>SnO<sub>3</sub> thin film (figure 6.3d).



**Figure 6.3:** a) GIXRD pattern of TiO<sub>2</sub> thin film b) GIXRD pattern of SnO<sub>2</sub> thin film c) GIXRD pattern of Li<sub>2</sub>SnO<sub>3</sub> thin-film d) GIXRD pattern of TiO<sub>2</sub>/Li<sub>2</sub>SnO<sub>3</sub> thin film.

#### 6.3.3 Optical properties of dielectric thin films

To realize the optical characteristics of dielectric thin films, UV-VIS absorption and transmission studies were performed. Thin-film of single and bilayer dielectrics was coated through a spin casting method on quartz substrate under the same conditions as followed for TFT fabrication. **figure 6.4** shows the transmittance data of samples and it is clear that the thin film of dielectric  $Li_2SnO_3$  is 93% optically transparent and bilayer  $TiO_2/Li_2SnO_3$  is around 76% in the UV-Vis range (300-800 nm). High transmittance of  $Li_2SnO_3$  film originates from the smooth and uniform nature of the film which causes

very low scattering. Because of the additional TiO<sub>2</sub> layer, TiO<sub>2</sub>/Li<sub>2</sub>SnO<sub>3</sub> stacked film increases surface roughness that adds surface scattering from grains resulting in reduced transparency of the bi-layered TiO<sub>2</sub>/Li<sub>2</sub>SnO<sub>3</sub> sample.



**Figure 6.4:** Optical transmittance plot of a) Li<sub>2</sub>SnO<sub>3</sub> Dielectric film b) TiO<sub>2</sub>/Li<sub>2</sub>SnO<sub>3</sub> bi-layered dielectric film

# 6.3.4 Dielectric and Electrical Characterizations

Devices with MIM device structure were made with the dielectric film sandwiched between  $p^+$ -Si and Al electrodes to observe the insulating nature and areal capacitance of dielectric thin films. The current density vs. voltage data for both single-layer Li<sub>2</sub>SnO<sub>3</sub> and bi-layer TiO<sub>2</sub>/Li<sub>2</sub>SnO<sub>3</sub> are shown in **figure 6.5 a**. Single-layer Li<sub>2</sub>SnO<sub>3</sub> and bilayer TiO<sub>2</sub>/Li<sub>2</sub>SnO<sub>3</sub> show the current density of  $3.8 \times 10^{-5}$  A/cm<sup>2</sup> and  $5 \times 10^{-4}$  A/cm<sup>2</sup> respectively at 5 volts. These data distinctly depict that the current density of both single and bilayer dielectrics is quite low, indicating a good insulating nature of dielectric thin films which is suitable for the fabrication of thin-film transistors. It is known that nonuniformity and pinholes in dielectric thin films are the most probable

reasons for the high leakage current. From this leakage current data, we can speculate that the deposited dielectric thin films are uniform and have the least pinholes. Because of the lattice mismatching of two different grain geometries at interfaces, the current density of single layer Li<sub>2</sub>SnO<sub>3</sub> is much greater than that of bilayer TiO<sub>2</sub>/Li<sub>2</sub>SnO<sub>3</sub>[231] [154]. Table-1 summarizes the current density and areal capacitance of these films.



**Figure 6.5:** a) Current density versus applied voltage and b) areal capacitance versus frequency data of Li<sub>2</sub>SnO<sub>3</sub> and TiO<sub>2</sub>/Li<sub>2</sub>SnO<sub>3</sub> with MIM structure.

To examine the variation in capacitance of dielectric thin films of single layer  $Li_2SnO_3$  and bilayer TiO<sub>2</sub>/Li<sub>2</sub>SnO<sub>3</sub> in different frequencies, we performed frequency-dependent capacitance (C-*f*) measurement of the same MIM device, as shown in **figure 6.5 b**. From his study, it has been observed that the variation of both dielectrics up to  $10^5$  Hz is quite small which is suitable for the high-frequency application of TFTs. However, above  $10^5$  Hz, areal capacitance decreases rapidly with frequency because of the relaxation time of Li<sup>+</sup>. The capacitance value of single layer Li<sub>2</sub>SnO<sub>3</sub> and bilayer TiO<sub>2</sub>/Li<sub>2</sub>SnO<sub>3</sub> at a lower frequency (50Hz) is around 305 nF cm<sup>-2</sup> and 518 nF cm<sup>-2</sup> respectively, which are significantly higher than the previously reported solution processed high k dielectrics.[154] In the case of bilayer TiO<sub>2</sub>/Li<sub>2</sub>SnO<sub>3</sub> architecture, the device act as a combination of parallel plate capacitors connected in series. As a result, the effective capacitance can be calculated in the following way:

$$\frac{1}{C_{effective}} = \frac{1}{C_{TiO_2}} + \frac{1}{C_{Li2SnO3}}$$

Since the dielectric constant of  $TiO_2$  is very high (>80), therefore the areal capacitance per unit area of bilayer  $TiO_2/Li_2SnO_3$  thin film becomes higher than the single-layer  $Li_2SnO_3$  dielectric thin film.

**Table 6.1** Current densities, areal capacitance per unit area of dielectric films

| Dielectric                                         | Areal capacitance<br>C (nF/cm <sup>2</sup> )(at 50 Hz) | Leakage current density at 5 V bias<br>( A/cm <sup>2</sup> ) |
|----------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------------|
| Li <sub>2</sub> SnO <sub>3</sub>                   | 305                                                    | $5 \times 10^{-4}$                                           |
| TiO <sub>2</sub> /Li <sub>2</sub> SnO <sub>3</sub> | 518                                                    | $3.8 \times 10^{-5}$                                         |

#### 6.4 Thin Film Device characterization

As mentioned earlier, two different metal oxide TFTs were fabricated by using singlelayer Li<sub>2</sub>SnO<sub>3</sub> and bi-layer TiO<sub>2</sub>/Li<sub>2</sub>SnO<sub>3</sub> thin films which are called device-1 and device-2 respectively. The W/L ratio of both devices is 118. Transfer and output characteristics of these TFTs were measured under air ambient conditions by using a semiconductor parameter analyzer that is shown in **figure 6.6**. Output characterization of both devices shows that drain current (I<sub>D</sub>) saturation can be achieved clearly within 2V of drain voltage, while the gate voltage varies from-0.5 V to 2V (**figure-6.6 a** and **b**). This characterization indicated its capability to drive the device within 2.0 V external bias. The gate bias of both devices varied from -1V to 3V under 3 V drain bias to examine the transfer characteristics, as illustrated in **Figures 6.6 c** and **d**. This data indicates that the threshold voltage of Device 1 and Device 2 is 0.65 V and 0.2 V, whereas the on/off ratio is 14 and 50 respectively. Besides, hysteresis behavior of output and transfer characteristics were studied for both devices instead of having mobile Li<sup>+</sup> ions in the dielectric thin film, it has been found that there is practically no hysteresis in the characteristics, implying the fasted switching of mobility ion concerning the polarization change of the external gate bias. It is made feasible by Li<sup>+</sup>'s small size, which allows it to move quickly across the crystal channel. In addition, a considerable improvement has been observed in the transistor characteristics when the  $TiO_2$  interface is introduced. The following equations are used to determine the effective carrier mobility (ECM), subthreshold swing (SS), and dielectric/semiconductor interface trap state of these TFTs, respectively. (23)

Saturation drain current, capacitance per unit area, gate voltage, and threshold voltage are represented by I<sub>D</sub>, C, V<sub>G</sub>, and V<sub>T</sub>, respectively. The effective carrier mobility of TFT has been calculated from transfer characteristics (**figure 6.6 c**) and **d**)) by using equation (2). The electron mobility Device-2 (TFT with TiO<sub>2</sub>/Li<sub>2</sub>SnO<sub>3</sub> stacked dielectric) obtained from **figure 6.6 d**) is 3.47 cm<sup>2</sup>V<sup>-1</sup>s<sup>-1</sup> which is significantly higher than Device-1 (TFT with Li<sub>2</sub>SnO<sub>3</sub> dielectric) TFT (3.04 cm<sup>2</sup>V<sup>-1</sup>s<sup>-1</sup>). Interface states are an important parameter to define the dielectric/semiconductor interface and quality of surface states. The interface-states-densities (N<sup>max</sup><sub>Ss</sub>) have been calculated using equation (3). **Table 6.2** summarizes the device characteristics of both TFTs.



**Figure 6.6:** Output characteristics of TFTs within 2 V operating voltage a) Device-1 b) Device-2. Transfer characteristics of TFTs within 2 V operating voltage c) Device-1 d) Device-2.

**Table 6.2:** Device parameter of TFTs extracted from electrical characterization

| Device   | Dielectric                       | On/Off | Electron                                                   | Threshold  | Trap state                  | Sub threshold |
|----------|----------------------------------|--------|------------------------------------------------------------|------------|-----------------------------|---------------|
|          |                                  | ratio  | mobility[cm <sup>2</sup> V <sup>-1</sup> s <sup>-1</sup> ] | voltage[V] | Density [cm <sup>-2</sup> ] | Swing [V/dec] |
| Device-1 | Li <sub>2</sub> SnO <sub>3</sub> | 14     | 3.04                                                       | 0.65       | 4.9×10 <sup>13</sup>        | 1.6           |
| Device-2 | TiO <sub>2</sub> /               | 50     | 3.47                                                       | 0.20       | 6.35×10 <sup>13</sup>       | 1.23          |
|          | $Li_2SnO_3$                      |        |                                                            |            |                             |               |

The induced charge accumulation of semiconductor/dielectric interfaces by an additional TiO<sub>2</sub> layer is thought to be responsible for the noticeable improvement in TFT performance. The mechanism of this induced charge accumulation may be understood with the help of a model that is schematically presented in figure 6.7. At V<sub>G</sub>=0, electron transfer from TiO<sub>2</sub> thin film to Si substrate because of potential difference at the  $p^{++}$ -Si/n-TiO<sub>2</sub> interface. As a consequence, a depleted positive charge layer is formed in the TiO<sub>2</sub> film which induces electron accumulation at the interface region of the SnO<sub>2</sub> film. When the gate bias is V<sub>G</sub>>0, the TiO<sub>2</sub> layer becomes more positively charged due to the additional electron transfer from TiO<sub>2</sub> to the p<sup>++</sup>-Si substrate. As a result, a relatively larger number of electrons are accumulated in the dielectric interface of the channel, as described in figure 6.7 b. In contrast, no electron transfer occurs either at zero bias or V<sub>G</sub>>0 from dielectric to the p<sup>++</sup>-Si substrate for single-layered Li<sub>2</sub>SnO<sub>3</sub> based TFT which can induce such additional electron accumulation in the channel. Therefore, a comparatively larger gate bias is required to accumulate sufficient electrons in the transistor channel, causing a higher V<sub>T</sub> of Device-1. As a consequence, the overall drain current for Device-1 for certain gate bias in accumulation mode is much lower than Device-2. From the band diagram illustration, it is clear that the electron donation from the TiO<sub>2</sub> layer is possible because of the electron transfer from  $TiO_2$  to  $p^{++}$ -Si. Because of this mechanism, we found better TFT performance in terms of mobility and SS by using the TiO<sub>2</sub> layer.



Figure 6.7: Energy band diagram of bi-layered  $TiO_2/Li_2SnO_3$  stack dielectric under a)  $V_G=0$  and b)  $V_G>0$ 

#### 6.5 Conclusion

In conclusion, Li<sub>2</sub>SnO<sub>3</sub> thin film was deposited in a sol-gel technique which shows a good electrical insulating behavior. In addition, due to good ionic conductivity, Li<sub>2</sub>SnO<sub>3</sub> thin film shows a high areal capacitance. A SnO<sub>2</sub> TFT has been fabricated by using the high capacitive Li<sub>2</sub>SnO<sub>3</sub> thin film as the gate dielectric which can operate within 3.0 V external bias. The performance of SnO<sub>2</sub> TFT has been improved by utilizing TiO<sub>2</sub> thin film in between the  $p^{++}$ -Si and Li<sub>2</sub>SnO<sub>3</sub> gate interface layer. A relative study of these two TFTs (with and without TiO<sub>2</sub> interface) revealed that the TiO<sub>2</sub> interface induced electron carrier in the channel of TFT that virtually reduces threshold voltage and the sub-threshold swing of the device. Furthermore, gate leakage current is significantly reduced, which aids in improving the device on/off ratio. Moreover, the addition of the TiO<sub>2</sub> layer enhances the areal capacitance of the stack dielectric film. As a consequence, saturation in drain current has been achieved at lower gate bias. This bilayered TiO<sub>2</sub>/Li<sub>2</sub>SnO<sub>3</sub> dielectric-based TFT showed carrier mobility of

3.47 V cm<sup>2</sup>V<sup>-1</sup>s<sup>-1</sup>, on/off ratio of 50, interface states  $6.35 \times 10^{13}$ /cm<sup>2</sup>, and sub-threshold swing of 1.23 V/decade. Overall, this study reveals that tin oxide not only shows good semiconducting behavior, but Li-ion incorporation in a suitable ratio can make it a good insulating material that can be utilized as a gate dielectric of a low operating voltage TFT.